Full Exploitation of Process Variation Space for Continuous Delivery of Optimal Delay Test Quality


Arslan B. , Orailoglu A.

18th Asia and South Pacific Design Automation Conference (ASP-DAC), Yokohama, Japan, 22 - 25 January 2013, pp.552-557 identifier identifier

  • Publication Type: Conference Paper / Full Text
  • Volume:
  • Doi Number: 10.1109/aspdac.2013.6509654
  • City: Yokohama
  • Country: Japan
  • Page Numbers: pp.552-557

Abstract

The increasing magnitude of process variations individualizes effectively each chip, necessitating distinct quantities of test resources for each in order to optimize overall delay test quality without exceeding set test budgets. This paper proposes an analytical framework that delivers the optimal test time assignment per chip in order to minimize the delay defect escape rate. Adjustment of the chip-specific test time in the continuous process variation space is attained through an adaptive test flow that utilizes process data measurements from the device under test. The results evince that a substantial improvement in the delay test quality can be obtained at no increase whatsoever to test time consumed by conventional test flows.